, ,

System on Chip Test Architectures

Nanometer Design and Testability

Specificaties
Gebonden, 856 blz. | Engels
Morgan Kaufmann Publishers | 1e druk, 2008
ISBN13: 9780123739735
Rubricering
Hoofdrubriek : Computer en informatica
Morgan Kaufmann Publishers 1e druk, 2008 9780123739735
Verwachte levertijd ongeveer 9 werkdagen

Samenvatting

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost.

This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs.

Key features:
- Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples.
- Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book.
- Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits.
- Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing.
- Practical problems at the end of each chapter for students.

Specificaties

ISBN13:9780123739735
Taal:Engels
Bindwijze:gebonden
Aantal pagina's:856
Druk:1

Inhoudsopgave

Preface
In the Classroom
Acknowledgements
Contributors
About the Editors

1. Introduction
2. Digital Test Architectures
3. Fault-Tolerant Design
4. SOC/NOC Test Architectures
5. SIP Test Architectures
6. Delay Testing
7. Low-Power Testing
8. Coping with Physical Failures, Soft Errors, and Reliability Issues
9. Design for Manufacturability and Yield
10. Design for Debug and Diagnosis
11. Software-Based Self-Testing
12. FPGA Testing
13. MEMS Testing
14. High-Speed I/O Interface
15. Analog and Mixed-Signal Test Architectures
16. RF Testing
17. Testing Aspects of Nanotechnology Trends

Index

Net verschenen

Rubrieken

Populaire producten

    Personen

      Trefwoorden

        System on Chip Test Architectures